## Self-timed Circuits for Low Power and Highly Reliable Microprocessors

S.G. Bobkov<sup>1</sup>, M.S. Gorbunov<sup>1</sup>, Yu.G. Diachenko<sup>2</sup>, Yu.V. Rogdestvenski<sup>2</sup>, Yu.A. Stepchenkov<sup>2</sup>, A.V. Surkov<sup>1</sup>

<sup>1</sup>Department of Russian Academy of Sciences Institute of System Researches,

bobkov@cs.niisi.ras.ru, gorbunov@cs.niisi.ras.ru, surkov@cs.niisi.ras.ru

<sup>2</sup>Department of Russian Academy of Sciences Institute of Informatics Problems,

{YDiachenko, YRogdest, YStepchenkov}@ipiran.ru

## EXTENDED ABSTRACT

*Keywords* – microprocessors, KOMDIV, self-timed circuits, supercomputers.

The purpose of this article is to provide an introduction to selftimed (ST) circuits design, the results of practical experiment with hybrid Globally Synchronous Locally Asynchronous circuit design, and some conclusions on the consumption reduction and increased robustness of high performance microprocessor, as a result of using self-timed unit.

The double precision divider unit which is a part of FPU of our microprocessor KOMDIV-64 was chosen for the experiment. Two divider units were designed for comparative analysis: one is pure synchronous divider, and another is a self-timed one using speculative indication. Both units have the same functionality. The main goal of the experiment was to achieve the lower power consumption at the same data rate, if possible. As a result, the power consumption of ST divider reveals about 60% reduction of consumption against the synchronous one. But a productivity of ST divider drops as twice as low in compare to synchronous divider. Also we made an experiment with a power supply variations of ST divider unit. It becomes possible because of special design of the chip - the area with a asynchronous part was made in a fully isolated power domain with its own asynchronous testing environment. The asynchronous testing environment may provide the autonomous cycling tests, which results are available for the observation on the special out pin of the chip. As a result of the experiment, the stable work of ST divider in +/-40% power supply variation range is proven.

Reference to full text: http://www.mesconference.ru/infoMES/index.php?page=vpaper&code=D5 62&ls=en

Problemi Razrabotki Perspektivnih Mikro- i Nanoelektronnih system (MES), 2014, no 1, pp. 43-48 (in Russian).

## REFERENCES

Antonov A.A., Bobkov S.G., Novozhilov E.A. Sbornik trudov pervoy rossiysko-belarusskoy nauchno-tehnocheskoy konferencii «Elementnaya baza otechestvennoy radioelektroniki», *Nizniy Novgorod*, 2013, vol. 1, pp. 225–228 (in Russian).

Bobkov S.G., Diachenko Y.G, Stepchenkov Y.A. Problemi razrabotki perspektivnih mikro- i nanoelektronnih sistem (MES), *IPPM RAN*, Moscow, 2008, pp. 441–446 (in Russian).

- Bobkov S.G. Informacionnie tehnologii, Moscow, 2012, vol. 12, pp. 2–9 (in Russian).
- Sokolov D., Murphy J., Bystrov A., Yakovlev A. Improving the Security of Dual-Rail Circuits, Cryptographic Hardware and Embedded Systems - CHES 2004 Lecture Notes in Computer Science, August 2004. vol. 3156, pp. 282–297.
- Barnhart D.J., Vladimirova Tanya, Sweeting M.N., Stevens K.S. Radiation Hardening by Design of Asynchronous Logic for Hostile Environments, IEEE Journal of Solid-State Circuits, May 2009, vol. 44, no 5, pp. 1617–1628.
- Barlow M., Guoyuan F., Lee C., Jia D., Smith, S.C., Mantooth H.A., Schupbach M. Delay-insensitive asynchronous ALU for cryogenic temperature environments, MWSCAS 2008, pp. 322–325.
- Astanovskii A.G., Varshavskii V.I., Marakhovskii B.B., Peschanskii V.A., Rozenblyum L.Ya., Starodubtsev N.A., Finkel'shnein R.L. Tsirlin B.S. *Aperiodicheskie avtomaty*.(Aperiodic automatons), Moskva, Nauka, 1976, 424 p. (in Russian).
- Varshavskii V.I., Kishinevskii M.A., Marakhovskii V.B., Peschanskii V.A., Rozenblyum L.Ya., Taubin A.R., Tsirlin B.S. Avtomatnoe upravlenie asinkhronnymi protsessami v EVM i diskretnykh sistemakh (Self-timed control of concurrent processes: the design of aperiodic logical circuits in computers and discrete systems), Moscow, Nauka, 1986, 400 p. (in Russian).
- Varshavsky V.I., Kishinevsky M.A., Marakhovsky V.B., Peschansky V.A., Rosenblum L.Y., Taubin A.R., Tsirlin B.S. Self-timed Control of Concurrent Processes, Dordrecht, The Netherlands, Kluwer Academic Publishers, 1990, 245 p.
- Shepherd P., Smith S.C., Holmes J., Francis A.M., Chiolino N., Mantooth, H.A., A Robust. Wide-Temperature Data Transmission System for Space Environments, Aerospace Conference, 2013 IEEE, March 2013, pp. 1–13.
- Bailey A., Jia D., Smith S.C., Mantooth H.A. Ultra-low power delay-insensitive circuit design, MWSCAS, 2008, pp. 10–13.
- Bastos R. P., Bastosa B., Sicarda G., Kastensmidtb F., Renaudinc M., Reisb R. Asynchronous circuits as alternative for mitigation of long-duration transient faults in deep-submicron technologies // Microeletronics Reliability, 2010, vol. 50, pp. 1241–1246.
- Jia D. A framework on mitigating single event upset using delayinsensitive asynchronous circuits, Pro-ceedings of the 2007 IEEE Region 5 Technical Conference, 2007, pp. 354–357.
- Pontes J. H., Calazans N., Vivet P. Adding Temporal Redundancy to Delay Insensitive Codes to Mitigate Single Event Effects, ASYNC, 2012, pp. 142–149.