## Speed-Independent Fused Multiply-Add Unit of Gigaflops Rating: Implementation Variants

Yu.A. Stepchenkov<sup>1</sup>, Yu.V. Rogdestvenski<sup>1</sup>, Yu.G. Diachenko<sup>1</sup>, N.V. Morozov<sup>1</sup>, D.Yu. Stepchenkov<sup>1</sup>, A.V. Surkov<sup>2</sup>

<sup>1</sup>Department of Russian Academy of Sciences Institute of Informatics Problems,

{ISokolov, YStepchenkov, YRogdest, YDiachenko, DStepchenkov}@ipiran.ru

<sup>2</sup>Department of Russian Academy of Sciences Institute of System Researches, surkov@cs.niisi.ras.ru

## EXTENDED ABSTRACT

*Keywords* – self-timed circuit, multiplier, adder, subtracter, pipeline, indication.

This report contains the results of development of two releases of Speed-Independed Fused Multiply-Add (SIFMA) unit conforming to IEEE 754 Standard. SIFMA performs either one double precision operation, or two simultaneous single precision operations with three operands. SIFMA was designed under industrial CMOS 65-nm technology. It operates with synchronous and asynchronous environments and provides performance up to 1 Gigaflops at 1.0 volt of supply voltage and 25 Celsius degrees.

Suggested releases of SIFMA perform FMA operation in accordance with IEEE 754 Standard. They refer to the units whose behavior does not depend on element's delay, i.e. Speed-Independed (SI) units. Both releases add a product of first two operands to third one, and subtract the same product from third operand simultaneously. They perform such operations with respect to single triplet of double precision operands or two triplets of single precision operands.

Comparative analysis of both advantages and shortcomings of NULL Convention Logic (NCL) and SI-circuits suggested by Varshavskii V.I. and developed by authors has led to choosing SI-circuits as more preferable. They provide less complexity (up to 4.5 times for binary counter implementation, more than 1.1 times for multiplier 4x4 implementation, up to 2 times for implementation of the simpler logical circuits), greater performance and smaller power consumption.

Synchronous environment release differs from asynchronous environment release by presence of input and output 4-word FIFO. An average performance of both SIFMA releases equals to 1.0 Gigaflops at typical conditions (1.0 volt of supply voltage and 25 Celsius degrees). Power consumption equals to 970 and 1140 mJ/GHz for synchronous and asynchronous release respectively. Now both SIFMA releases are being manufactured as a part of test VLSI.

SIFMA was designed on a base of self-timed extension of the TSMC 65-nm standard cell library. Its cells are a subset of a cell library developed by authors and intended for designing self-timed circuits. They were worked through developing SI-coprocessor.

Reference to full text: http://www.mesconference.ru/infoMES/index.php?page=vpaper&code=D5 86&ls=en Problemi Razrabotki Perspektivnih Mikro- i Nanoelektronnih system (MES), 2014, no 4, pp. 57-60 (in Russian).

## REFERENCES

- Sokolov I.A., Stepchenkov Yu.A., Rozhdestvenskii Yu.V., D'yachenko Yu.G. Problemi Razrabotki Perspektivnih Mikroi Nanoelektronnih system (MES), *IPPM RAN*, Moscow, 2014, no 4. pp. 51-56 (in Russian).
- IEEE Computer Society. IEEE Standard for Floating-Point Arithmetic IEEE Std. 754-2008. doi:10.1109/IEEE STD. 2008.4610935.
- Stepchenkov Yu.A., D'yachenko Yu.G., Rozhdestvenskii Yu.V., Morozov N.V., Stepchenkov D.Yu. Sistemy i sredstva informatiki, 2010, vol. 20, no 1, pp. 5–23 (in Russian).
- Hensley J., Lastra A., Singh M. A scalable counterflowpipelined asynchronous radix-4 booth multiplier, In Proceedings of the International Symposium on Asynchronous Circuits and Systems, 2005, pp. 128-137.
- Varshavskii V.I., Kishinevskii M.A., Marakhovskii V.B., Peschanskii V.A., Rozenblyum L.Ya., Taubin A.R., Tsirlin B.S. Avtomatnoe upravlenie asinkhronnymi protsessami v EVM i diskretnykh sistemakh (Self-timed control of concurrent processes: the design of aperiodic logical circuits in computers and discrete systems), Moscow, Nauka, 1986, 400 p. (in Russian).
- Rozhdestvenskii Yu.V., Morozov N.V., Rozhdestvenskene A.V. Problemy Razrabotki Perspektivnykh Mikro- i Nanoelektronnykh sistem (MES), *IPPM RAN*, Moscow, 2010, pp. 26–31 (in Russian).
- Rozhdestvenskii Yu.V., Morozov N.V., Stepchenkov Yu.A., Rozhdestvenskene A.V. *Sistemy i sredstva informatiki*. 2006, vol. 16. pp. 463–475.
- Fant K.M. Logically determined design: clockless system design with NULL convention logic. N. Y.: John Wiley, 2005, 292 p.
- Varshavsky V., Kishinevsky M., Marakhovsky V., et al. Selftimed Control of Concurrent Processes. Dordrecht. The Netherlands: Kluwer Academic Publishers, 1990, 245 p.
- Sokolov I.A., Stepchenkov Yu.A., Bobkov S.G., Zakharov V.N., D'yachenko Yu.G., Rozhdestvenskii Yu.V., Surkov A.V. *Informatika i ee primeneniya*, 2014, vol. 8, no. 1, pp. 45-70 (in Russian).
- Morozov N.V., Stepchenkov Yu.A., D'yachenko Yu.G., Stepchenkov D.Yu. Svidetel'stvo o gosudarstvennoi registratsii programm dlya EVM "Funktsional'naya poluzakaznaya biblioteka samosinkhronnykh elementov ML03" № 2010611908, 12.03.2010 (Certificate of state registration of computer programs "Functional semicustom library of self-timed elements ML03", no. 2010611908, 12.03.2010) (in Russian).